資料介紹
The SLGU877 is a PLL based zero delay buffer designed for 1.7V to 1.9V VDD operating range. The differential
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
slg
加入交流群
掃碼添加小助手
加入工程師交流群
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- Programmable Clock Buffer 5P1105/5P1103 評估板
- Programmable Clock Buffer 5P1105/5P1103 評估板
- ADCLK854: 1.8 V, 12-LVDS/24-CMOS Output, Low Power Clock Fanout Buffer Data Sheet
- SN74LVC32244,pdf(32-BIT BUFFER
- SN74HCT244-Q1,pdf(Octal Buffer
- SN74HC244-Q1,pdf(Octal Buffer
- SN74BCT757,pdf(Octal Buffer/Dr
- SN74AHC244Q,pdf(Octal Buffer/D
- SN64BCT757,pdf(Octal Buffer/Dr
- 74AC11244,pdf(Octal Buffer/Dri
- SN74LVCZ240A,pdf(OCTAL BUFFER/
- SN74LVC240A,pdf(OCTAL BUFFER/D
- 74ACT11240,pdf(Octal Buffer/Li
- 74AC11240,pdf(Octal Buffer/Lin
- SLGU877 pdf datasheet (1.8V PL
- 什么是always on buffer?什么情況下需要插always on buffer? 5.1k次閱讀
- 什么是PCIe?PCIe有什么用途?PCIe 5.0有何不同? 6.1k次閱讀
- 一網打盡總結 Mysql的所有Buffer 1.1k次閱讀
- RQS_CLOCK-12時鐘設置建議 1.5k次閱讀
- FPGA中Bank和Clock Region之前有什么關系? 2k次閱讀
- 數字電路中buffer的作用是什么 2.5w次閱讀
- buffer緩沖器電路圖與buffer電路示意圖 4.7w次閱讀
- 什么是時鐘緩沖器(Buffer)?時鐘緩沖器(Buffer)參數解析 3.1w次閱讀
- BPF ring buffer解決的問題及背后的設計 3.2k次閱讀
- 分析clock tree的小工具——CCOPT Clock Tree Debugger(一) 1.4w次閱讀
- 微雪電子Open16F877A PIC開發板簡介 3k次閱讀
- 微雪電子Open16F877A PIC開發板簡介 2.9k次閱讀
- 微雪電子Open16F877A PIC開發板簡介 2.6k次閱讀
- PCIe總線的信號介紹 2.5w次閱讀
- 采用Flow Control機制的PCIe總線 6.9k次閱讀
下載排行
本周
- 1CSMD1&TR3A 6 C00 模組-CN-V1
- 960.13 KB | 次下載 | 免費
- 2SC92F8463B/8462B/8461B技術手冊
- 1.67 MB | 次下載 | 5 積分
- 3基于單片機的額溫槍設計
- 4.82 MB | 次下載 | 10 積分
- 4AT817晶體管光耦系列
- 1.86 MB | 次下載 | 免費
- 5國產千兆網口芯片PT153S中文資料
- 1.35 MB | 次下載 | 免費
- 6壓力容器焊接手冊
- 6.47 MB | 次下載 | 2 積分
- 7PC1502 18V_1A負載開關電路中文資料
- 13.40 MB | 次下載 | 免費
- 8FP7135V060-G1/FP7125替代物料pin to pin
- 495.40 KB | 次下載 | 免費
本月
- 1美的電磁爐電路原理圖資料
- 4.39 MB | 16次下載 | 10 積分
- 2冷柜-電氣控制系統講解
- 13.68 MB | 7次下載 | 10 積分
- 3SDFM 激光測距模塊模組手冊
- 0.54 MB | 7次下載 | 免費
- 4SW6238V ACCC 三 PD 四口多協議移動電源 SOC規格書
- 0.59 MB | 5次下載 | 1 積分
- 5反激式開關電源設計解析
- 0.89 MB | 4次下載 | 5 積分
- 6IP6742_datasheet_100V8A 同步 BUCK 控制器
- 2.16 MB | 3次下載 | 免費
- 7SDM02 激光測距模塊產品手冊
- 0.43 MB | 2次下載 | 免費
- 8PAW3395DM-T6QU:光學游戲導航芯片手冊
- 1.26 MB | 2次下載 | 10 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233094次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191448次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183360次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81605次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73829次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發燒友App





創作
發文章
發帖
提問
發資料
發視頻
上傳資料賺積分
評論